

## KIIT UNIVERSITY, BHUBANESWAR AUTUMN MID SEMESTER EXAMINATION-2015

## DIGITAL ELECTRONICS CIRCUITS [EC-2009]

Full Mark: 25 Duration: 2 Hrs.

Answer any FIVE questions including question No.1 which is compulsory.

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable and all parts of a question should be answered at one place only.

1. [1x5]

- a) Perform the <u>BCD subtraction</u> (476.7 297.8)
- **b)** Determine the decimal value of the <u>signed binary number</u> '101010' in i) Sign-Magnitude form ii) 1's Complement form and iii) 2's Complement form.
  - c) Show that,  $U\overline{V} + UW + V\overline{W} = U + V\overline{W}$  where U, V and W are Boolean variables
- d) What is the Advantage of **Look-Ahead Carry Adder**? Write the expression of  $C_1$ ,  $C_2$ ,  $C_3$ ,  $C_4$  in terms of  $C_0$  and with proper  $P_i$  and  $G_i$ .
- **e)** Implement Half-Subtractor using 2:4 decoder (having active HIGH output lines) and one OR gate.
- **2.** Obtain the minimized expression for the following 4-variable Boolean expression using **[5]** K-map method. Implement the minimized expression using **minimum numbers of only NAND gates.**

$$F(P,Q,R,S) = \prod M(4,6,8,9,12,13,14) \cdot d(1,3,7)$$

3. a) Implement the below given Boolean function using a <u>MULTIPLEXER having 3 Select lines</u>. Given that, Apart from the given MUX, <u>only NOT gate should be used</u> (if required). No other Gates are allowed to be used.

$$F(A,B,C,D) = \overline{A}B + BC + B\overline{D}$$

[1]

- b) Implement  $F(A, B) = \overline{A \oplus B}$  using a single 4x1 MULTIPLEXER.
- **4. a)** A nuclear reactor has 3 cooling FANS, The Reactor core is stable and temperature remain under control, if <u>at least 2 FANs are ON</u>. Design a ALARM Digital Circuit, where ALARM will be triggered when less than 2 FANs are ON. Given that, inputs are <u>FAN<sub>1</sub>, FAN<sub>2</sub>, FAN<sub>3</sub></u> and Output is "<u>ALARM"</u> using <u>3-to-8 DECODER (ACTIVE LOW) and minimum number of 2-inputs UNIVERSAL</u> GATES ONLY.
- b) What is 1-bit Magnitude Comparator? Write down the input and output table and Boolean function of each outputs. Draw the 1-bit Magnitude comparator circuit <u>using minimum number</u> of 2 inputs NAND gates only.

  [2]

5. a) Design a <u>2 bit Priority Encoder</u>; where the given order of the priorities for 4 inputs are D3 > D2 > D1 > D0. Draw the required table, solve the required K-Map and Obtain the Minimized Expression for Output <u>A, B and V</u> (VALID) and <u>implement the circuit using required basic gates</u>.

b) If the received <u>7-bit Hamming code</u> is '1110100' then find the 4-bit data word. [1] [Assume (i) Even parity system, (ii) At most single bit error may take place]

**6.** a) What will be the output for **L**, **E** & **G** respectively of the 2 bit magnitude Comparator from the Figure below? Given that, **B3** = 1; **B2** = 0; **B1** = 1; **B0** = 0 (*Given that, B3 MSB and B0 LSB*) and *I7* > *I6* > *I5* > *I4* > *I3* > *I2* > *I1* > *I0* is the order of Priority of input for <u>8 to 3 Priority Encoder</u> and It's a *ODD Parity Hamming Encoder*. (Explain Each Stage with proper input/output) [4]



**b)** Draw a <u>2-bit ADDER/SUBTRACTOR</u> using **2 FULL ADDER BLOCKS** and **2 XNOR gates**. (Given that, Full Adder Block inputs are  $A_i B_i C_i$  and Outputs are  $\sum_i C_{i+1}$ ; where "i" represents the number of FULL ADDER BLOCK. Here **2 Full Adders So use i=0**; **i=1**)

(i) ONLY Draw the Circuit ( No Explanation required) [0.5]

(ii) Condition of Control input (When it will work as an ADDER/ SUBTRACTOR) [0.5]

\*\*\*\*\*